Zenode.ai Logo
Beta
K
7285L12PA - 7285 - Block Diagram

7285L12PA

Obsolete
Renesas Electronics Corporation

IC FIFO ASYNC 8KX9X2 56TSSOP

Deep-Dive with AI

Search across all available documentation for this part.

7285L12PA - 7285 - Block Diagram

7285L12PA

Obsolete
Renesas Electronics Corporation

IC FIFO ASYNC 8KX9X2 56TSSOP

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

Specification7285L12PA
Access Time12 ns
Bus DirectionalUni-Directional
Current - Supply (Max) [Max]150 mA
Data Rate50 MHz
Expansion TypeWidth, Depth
FunctionAsynchronous
FWFT SupportFalse
Memory Size144 K
Mounting TypeSurface Mount
Operating Temperature [Max]70 °C
Operating Temperature [Min]0 °C
Package / Case6.1 mm
Package / Case0.24 in
Package / Case56-TFSOP
Programmable Flags SupportFalse
Retransmit CapabilityTrue
Supplier Device Package56-TSSOP
Voltage - Supply [Max]5.5 V
Voltage - Supply [Min]4.5 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$

Description

General part information

7285 Series

The 7285 is a dual-FIFO memory that loads and empties data on a first-in/first-out basis. It utilizes a 9-bit wide data array to allow for control and parity bits at the user's option. This is useful in data communications applications where a parity bit is needed for transmission/reception error checking. It is designed for those applications requiring asynchronous and simultaneous read/writes in multiprocessing and rate buffer applications.

Documents

Technical documentation and resources