
74AC11074PWR
ActiveDUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH CLEAR AND PRESET
Deep-Dive with AI
Search across all available documentation for this part.

74AC11074PWR
ActiveDUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH CLEAR AND PRESET
Deep-Dive with AI
Technical Specifications
Parameters and characteristics for this part
| Specification | 74AC11074PWR |
|---|---|
| Clock Frequency | 150 MHz |
| Current - Output High, Low | 24 mA |
| Current - Quiescent (Iq) | 4 çA |
| Function | Reset, Set(Preset) |
| Input Capacitance | 3.5 pF |
| Max Propagation Delay @ V, Max CL | 7.5 ns |
| Mounting Type | Surface Mount |
| Number of Bits per Element | 1 |
| Number of Elements | 2 |
| Operating Temperature [Max] | 85 °C |
| Operating Temperature [Min] | -40 °C |
| Output Type | Complementary |
| Package / Case | 14-TSSOP |
| Package / Case [custom] | 0.173 " |
| Package / Case [custom] | 4.4 mm |
| Supplier Device Package | 14-TSSOP |
| Trigger Type | Positive Edge |
| Type | D-Type |
| Voltage - Supply [Max] | 5.5 V |
| Voltage - Supply [Min] | 3 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Digikey | Cut Tape (CT) | 1 | $ 1.58 | |
| 10 | $ 1.42 | |||
| 25 | $ 1.34 | |||
| 100 | $ 1.14 | |||
| 250 | $ 1.07 | |||
| 500 | $ 0.94 | |||
| 1000 | $ 0.77 | |||
| Digi-Reel® | 1 | $ 1.58 | ||
| 10 | $ 1.42 | |||
| 25 | $ 1.34 | |||
| 100 | $ 1.14 | |||
| 250 | $ 1.07 | |||
| 500 | $ 0.94 | |||
| 1000 | $ 0.77 | |||
| Tape & Reel (TR) | 2000 | $ 0.72 | ||
| 6000 | $ 0.69 | |||
| 10000 | $ 0.67 | |||
| Texas Instruments | LARGE T&R | 1 | $ 1.36 | |
| 100 | $ 1.13 | |||
| 250 | $ 0.81 | |||
| 1000 | $ 0.61 | |||
Description
General part information
74AC11074 Series
This device contains two independent positive-edge-triggered D-type flip-flops. A low level at the preset () or clear () input sets or resets the outputs regardless of the levels of the other inputs. Whenandare inactive (high), data at the data (D) input that meets the setup-time requirements are transferred to the outputs on the low-to-high transition of the clock (CLK) pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the D input may be changed without affecting the levels at the outputs.
The 74AC11074 is characterized for operation from -40°C to 85°C.
This device contains two independent positive-edge-triggered D-type flip-flops. A low level at the preset () or clear () input sets or resets the outputs regardless of the levels of the other inputs. Whenandare inactive (high), data at the data (D) input that meets the setup-time requirements are transferred to the outputs on the low-to-high transition of the clock (CLK) pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the D input may be changed without affecting the levels at the outputs.
Documents
Technical documentation and resources