Zenode.ai Logo
Beta
K
673M-01LFT - 673-01 - Block Diagram

673M-01LFT

Obsolete
Renesas Electronics Corporation

IC PHASE LOCK LOOP 16SOIC

Deep-Dive with AI

Search across all available documentation for this part.

DocumentsDatasheet
673M-01LFT - 673-01 - Block Diagram

673M-01LFT

Obsolete
Renesas Electronics Corporation

IC PHASE LOCK LOOP 16SOIC

Deep-Dive with AI

DocumentsDatasheet

Technical Specifications

Parameters and characteristics for this part

Specification673M-01LFT
Differential - Input:OutputFalse
Divider/MultiplierYes/No
Frequency - Max [Max]120 MHz
InputClock
Mounting TypeSurface Mount
Number of Circuits1
Operating Temperature [Max]70 °C
Operating Temperature [Min]0 °C
OutputClock
Package / Case16-SOIC
Package / Case [x]0.154 in
Package / Case [y]3.9 mm
PLLTrue
Ratio - Input:Output [custom]1:2
Supplier Device Package16-SOIC
TypePhase Lock Loop (PLL)
Voltage - Supply [Max]5.5 V
Voltage - Supply [Min]3.135 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$

Description

General part information

673-01 Series

The 673-01 is a low cost, high performance Phase Locked Loop (PLL) designed for clock synthesis and synchronization. Included on the chip are the phase detector, charge pump, Voltage Controlled Oscillator (VCO), and two output buffers. One output buffer is a divide by two of the other. Through the use of external reference and VCO dividers (the 674-01), the user can customize the clock to lock to a wide variety of input frequencies. The 673-01 also has an output enable function that puts both outputs into a high-impedance state. The chip also has a power down feature which turns off the entire device. For applications that require low jitter or jitter attenuation, see the MK2069. For a smaller package, see the 663.

Documents

Technical documentation and resources