
673M-01ILFT
ObsoleteIC PHASE LOCK LOOP 16SOIC
Deep-Dive with AI
Search across all available documentation for this part.

673M-01ILFT
ObsoleteIC PHASE LOCK LOOP 16SOIC
Deep-Dive with AI
Technical Specifications
Parameters and characteristics for this part
| Specification | 673M-01ILFT |
|---|---|
| Differential - Input:Output | False |
| Divider/Multiplier | Yes/No |
| Frequency - Max [Max] | 120 MHz |
| Input | Clock |
| Mounting Type | Surface Mount |
| Number of Circuits | 1 |
| Operating Temperature [Max] | 85 °C |
| Operating Temperature [Min] | -40 °C |
| Output | Clock |
| Package / Case | 16-SOIC |
| Package / Case [x] | 0.154 in |
| Package / Case [y] | 3.9 mm |
| PLL | True |
| Ratio - Input:Output [custom] | 1:2 |
| Supplier Device Package | 16-SOIC |
| Type | Phase Lock Loop (PLL) |
| Voltage - Supply [Max] | 5.5 V |
| Voltage - Supply [Min] | 3.135 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
Description
General part information
673-01 Series
The 673-01 is a low cost, high performance Phase Locked Loop (PLL) designed for clock synthesis and synchronization. Included on the chip are the phase detector, charge pump, Voltage Controlled Oscillator (VCO), and two output buffers. One output buffer is a divide by two of the other. Through the use of external reference and VCO dividers (the 674-01), the user can customize the clock to lock to a wide variety of input frequencies. The 673-01 also has an output enable function that puts both outputs into a high-impedance state. The chip also has a power down feature which turns off the entire device. For applications that require low jitter or jitter attenuation, see the MK2069. For a smaller package, see the 663.
Documents
Technical documentation and resources