
5T905PGGI
Obsolete2.5V SINGLE DATA RATE 1:5 CLOCK BUFFER TERABUFFER™
Deep-Dive with AI
Search across all available documentation for this part.

5T905PGGI
Obsolete2.5V SINGLE DATA RATE 1:5 CLOCK BUFFER TERABUFFER™
Deep-Dive with AI
Technical Specifications
Parameters and characteristics for this part
| Specification | 5T905PGGI |
|---|---|
| Differential - Input:Output | Yes/No |
| Frequency - Max [Max] | 250 MHz |
| Input | HSTL, LVTTL, eHSTL, LVPECL |
| Mounting Type | Surface Mount |
| Number of Circuits | 1 |
| Operating Temperature [Max] | 85 °C |
| Operating Temperature [Min] | -40 °C |
| Output | eHSTL, HSTL, LVTTL |
| Package / Case | 28-TSSOP |
| Package / Case | 0.173 in |
| Package / Case [y] | 4.4 mm |
| Ratio - Input:Output | 1:5 |
| Supplier Device Package | 28-TSSOP |
| Type | Fanout Buffer (Distribution) |
| Voltage - Supply [Max] | 2.6 V |
| Voltage - Supply [Min] | 2.4 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Digikey | Tube | 30 | $ 17.34 | |
Description
General part information
5T905 Series
The 5T905 2.5V single data rate (SDR) clock buffer is a user-selectable single-ended or differential input to five single-ended outputs buffer built on advanced metal CMOS technology. The SDR clock buffer fanout from a single or differential input to five single-ended outputs reduces the loading on the preceding driver and provides an efficient clock distribution network. The 5T905 can act as a translator from a differential HSTL, eHSTL, 1.8V/2.5V LVTTL, LVEPECL, or single-ended 1.8V/2.5V LVTTL input to HSTL, eHSTL, 1.8V/2.5V LVTTL outputs. Selectable interface is controlled by 3-level input signals that may be hard-wired to appropriate high-mid-low levels. Multiple power and grounds reduce noise.
Documents
Technical documentation and resources