
5T9304EJGI
ObsoleteLVDS,1:4 CLOCK BUFFER TERABUFFER™
Deep-Dive with AI
Search across all available documentation for this part.

5T9304EJGI
ObsoleteLVDS,1:4 CLOCK BUFFER TERABUFFER™
Deep-Dive with AI
Technical Specifications
Parameters and characteristics for this part
| Specification | 5T9304EJGI |
|---|---|
| Differential - Input:Output [custom] | True |
| Differential - Input:Output [custom] | True |
| Frequency - Max [Max] | 450 MHz |
| Input | CML, LVPECL, LVDS, HSTL, LVEPECL, eHSTL, LVTTL |
| Mounting Type | Surface Mount |
| Number of Circuits | 1 |
| Operating Temperature [Max] | 85 °C |
| Operating Temperature [Min] | -40 °C |
| Output | LVDS |
| Package / Case | 0.173 in |
| Package / Case | Exposed Pad, 24-TSSOP |
| Package / Case [y] | 4.4 mm |
| Ratio - Input:Output [custom] | 2:4 |
| Supplier Device Package | 24-TSSOP |
| Type | Fanout Buffer (Distribution), Multiplexer |
| Voltage - Supply [Max] | 2.7 V |
| Voltage - Supply [Min] | 2.3 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Digikey | Tube | 1 | $ 10.74 | |
| 10 | $ 9.71 | |||
| 25 | $ 9.26 | |||
Description
General part information
5T9304I Series
The 5T9304I differential clock buffer is a user-selectable differential input to four LVDS outputs. The fanout from a differential input to four LVDS outputs reduces loading on the preceding driver and provides an efficient clock distribution network. The 5T9304I can act as a translator from a differential HSTL, eHSTL, LVEPECL (2.5V), LVPECL (3.3V), CML, or LVDS input to LVDS outputs. A single-ended 3.3V / 2.5V LVTTL input can also be used to translate to LVDS outputs. The redundant input capability allows for an asynchronous change-over from a primary clock source to a secondary clock source. Selectable reference inputs are controlled by SEL. The 5T9304I outputs can be asynchronously enabled/disabled. When disabled, the outputs will drive to the value selected by the GL pin. Multiple power and grounds reduce noise.
Documents
Technical documentation and resources