Zenode.ai Logo
Beta
K
2308B-1HPGGI8 - 2308B - Block Diagram

2308B-1HPGGI8

Obsolete
Renesas Electronics Corporation

3.3V ZERO DELAY CLOCK MULTIPLIER

Deep-Dive with AI

Search across all available documentation for this part.

DocumentsDatasheet
2308B-1HPGGI8 - 2308B - Block Diagram

2308B-1HPGGI8

Obsolete
Renesas Electronics Corporation

3.3V ZERO DELAY CLOCK MULTIPLIER

Deep-Dive with AI

DocumentsDatasheet

Technical Specifications

Parameters and characteristics for this part

Specification2308B-1HPGGI8
Differential - Input:OutputFalse
Divider/MultiplierFalse
Frequency - Max [Max]133.3 MHz
Mounting TypeSurface Mount
Number of Circuits1
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
OutputLVTTL
Package / Case16-TSSOP
Package / Case [x]0.173 in
Package / Case [y]4.4 mm
PLLYes with Bypass
Ratio - Input:Output1:8
Supplier Device Package16-TSSOP
TypeMultiplier, Zero Delay Buffer
Voltage - Supply [Max]3.6 V
Voltage - Supply [Min]3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$

Description

General part information

2308B-1 Series

The 2308B is a high-speed phase-lock loop (PLL) clock multiplier. It is designed to address high-speed clock distribution and multiplication applications. The zero delay is achieved by aligning the phase between the incoming clock and the output clock, operable within the range of 10 to 133MHz. The 2308B has two banks of four outputs each that are controlled via two select addresses. By proper selection of input addresses, both banks can be put in tri-state mode. In test mode, the PLL is turned off, and the input clock directly drives the outputs for system testing purposes. In the absence of an input clock, the 2308B enters power down, and the outputs are tri-stated. In this mode, the device will draw less than 25uA. The 2308B is available in six unique configurations for both prescaling and multiplication of the Input REF Clock. (See available options table.) The PLL is closed externally to provide more flexibility by allowing the user to control the delay between the input clock and the outputs. The 2308B is characterized for both Industrial and Commercial operation.

Documents

Technical documentation and resources