Zenode.ai Logo
Beta
K
5T9306NLGI - 5T9306 - Block Diagram

5T9306NLGI

Active
Renesas Electronics Corporation

2.5V LVDS,1:6 CLOCK BUFFER TERABUFFER™ II

Deep-Dive with AI

Search across all available documentation for this part.

DocumentsDatasheet
5T9306NLGI - 5T9306 - Block Diagram

5T9306NLGI

Active
Renesas Electronics Corporation

2.5V LVDS,1:6 CLOCK BUFFER TERABUFFER™ II

Deep-Dive with AI

DocumentsDatasheet

Technical Specifications

Parameters and characteristics for this part

Specification5T9306NLGI
Differential - Input:Output [custom]True
Differential - Input:Output [custom]True
Frequency - Max [Max]1 GHz
InputCML, HSTL, LVPECL, LVTTL, LVDS, eHSTL
Mounting TypeSurface Mount
Number of Circuits1
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
OutputLVDS
Package / Case28-VQFN Exposed Pad
Ratio - Input:Output [custom]6
Ratio - Input:Output [custom]2
Supplier Device Package28-VFQFPN (6x6)
TypeFanout Buffer (Distribution), Multiplexer
Voltage - Supply [Max]2.7 V
Voltage - Supply [Min]2.3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTray 1$ 14.49
10$ 13.31
25$ 12.76
80$ 11.24
230$ 10.69
490$ 10.00
980$ 9.17

Description

General part information

5T9306 Series

The 5T9306 2.5V differential clock buffer is a user-selectable differential input to six LVDS outputs. The fanout from a differential input to six LVDS outputs reduces loading on the preceding driver and provides an efficient clock distribution network. The 5T9306 can act as a translator from a differential HSTL, eHSTL, LVEPECL (2.5V), LVPECL (3.3V), CML, or LVDS input to LVDS outputs. A single-ended 3.3V / 2.5V LVTTL input can also be used to translate to LVDS outputs. The redundant input capability allows for an asynchronous change-over from a primary clock source to a secondary clock source. Selectable reference inputs are controlled by SEL. The 5T9306 outputs can be asynchronously enabled/disabled. When disabled, the outputs will drive to the value selected by the GL pin. Multiple power and grounds reduce noise.

Documents

Technical documentation and resources