Zenode.ai Logo
Beta
K
5T93GL04PGGI8 - 24-TSSOP

5T93GL04PGGI8

Obsolete
Renesas Electronics Corporation

2.5V LVDS,1:4 GLITCHLESS CLOCK BUFFER TERABUFFER™ II

Deep-Dive with AI

Search across all available documentation for this part.

5T93GL04PGGI8 - 24-TSSOP

5T93GL04PGGI8

Obsolete
Renesas Electronics Corporation

2.5V LVDS,1:4 GLITCHLESS CLOCK BUFFER TERABUFFER™ II

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

Specification5T93GL04PGGI8
Differential - Input:Output [custom]True
Differential - Input:Output [custom]True
Frequency - Max [Max]450 MHz
InputCML, HSTL, LVPECL, LVTTL, LVDS, eHSTL
Mounting TypeSurface Mount
Number of Circuits1
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
OutputLVDS
Package / Case24-TSSOP
Package / Case0.173 in, 4.4 mm
Ratio - Input:Output [custom]2:4
Supplier Device Package24-TSSOP
TypeFanout Buffer (Distribution), Multiplexer
Voltage - Supply [Max]2.7 V
Voltage - Supply [Min]2.3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$

Description

General part information

5T93GL04 Series

The 5T93GL04 2.5V differential clock buffer is a user-selectable differential input to four LVDS outputs. The fanout from a differential input to four LVDS outputs reduces loading on the preceding driver and provides an efficient clock distribution network. The 5T93GL04 can act as a translator from a differential HSTL, eHSTL, LVEPECL (2.5V), LVPECL (3.3V), CML, or LVDS input to LVDS outputs. A single-ended 3.3V / 2.5V LVTTL input can also be used to translate to LVDS outputs. The redundant input capability allows for a glitchless change-over from a primary clock source to a secondary clock source up to 450MHz. Selectable inputs are controlled by SEL. During the switchover, the output will disable low for up to three clock cycles of the previously-selected input clock. The outputs will remain low for up to three clock cycles of the newly-selected clock, after which the outputs will start from the newly-selected input. A FSEL pin has been implemented to control the switchover in cases where a clock source is absent or is driven to DC levels below the minimum specifications. The 5T9304 outputs can be asynchronously enabled/disabled. When disabled, the outputs will drive to the value selected by the GL pin. Multiple power and grounds reduce noise.

Documents

Technical documentation and resources